高级检索
    兰旭光 郑南宁 薛建儒 王 飞 刘跃虎. 小波滤波器低功耗并行的VLSI结构设计[J]. 计算机研究与发展, 2005, 42(11): 1889-1895.
    引用本文: 兰旭光 郑南宁 薛建儒 王 飞 刘跃虎. 小波滤波器低功耗并行的VLSI结构设计[J]. 计算机研究与发展, 2005, 42(11): 1889-1895.
    Lan Xuguang, Zheng Nanning, Xue Jianru, Wang Fei, and Liu Yuehu. Low-Power and High-Speed VLSI Architecture Design of 2-D DWT/IDWT[J]. Journal of Computer Research and Development, 2005, 42(11): 1889-1895.
    Citation: Lan Xuguang, Zheng Nanning, Xue Jianru, Wang Fei, and Liu Yuehu. Low-Power and High-Speed VLSI Architecture Design of 2-D DWT/IDWT[J]. Journal of Computer Research and Development, 2005, 42(11): 1889-1895.

    小波滤波器低功耗并行的VLSI结构设计

    Low-Power and High-Speed VLSI Architecture Design of 2-D DWT/IDWT

    • 摘要: 提出一种基于行和提升算法,实现JPEG2000编码系统中的小波正反变换(discrete wavelet transform)的低功耗、并行的VLSI结构设计方法.利用该方法所得结构一次处理两行数据,分时复用行处理器,使行处理器内以及行、列处理器实现并行处理,且最小化行缓存.对称扩展通过嵌入式电路实现,整个结构采用流水线设计方法优化,加快了变换速度,增加了硬件资源利用率,降低了功耗,效率几乎达到100%.小波滤波器正反变换结构已经经过FPGA验证,可作为单独的IP核应用于正在开发的JPEG2000图像编解码芯片中.

       

      Abstract: A low-power, high-speed and minimum-area architecture which performs two-dimension discrete wavelet transform (2-D DWT) of JPEG2000 is proposed by using a line-based and lifting scheme. The architecture consists of one row processor and one column processor. The row processor, which is time-multiplexed, computes in parallel with the column processor, and two pixels can be encoded in one clock cycle. The extensions at the boundaries are implemented by an embedded circuit, and the memory is minimized. The whole architecture, which is optimized in pipelined way to speed up and achieve higher hardware utilization, has been implemented in FPGA, and can be used as a compact and independent IP core for JPEG2000 VLSI implementation.

       

    /

    返回文章
    返回