高级检索
    孙彩霞, 郑重, 邓全, 隋兵才, 王永文, 倪晓强. DMR: 兼容RISC-V架构的乱序超标量通用处理器核[J]. 计算机研究与发展, 2021, 58(6): 1230-1233. DOI: 10.7544/issn1000-1239.2021.20210176
    引用本文: 孙彩霞, 郑重, 邓全, 隋兵才, 王永文, 倪晓强. DMR: 兼容RISC-V架构的乱序超标量通用处理器核[J]. 计算机研究与发展, 2021, 58(6): 1230-1233. DOI: 10.7544/issn1000-1239.2021.20210176
    Sun Caixia, Zheng Zhong, Deng Quan, Sui Bingcai, Wang Yongwen, Ni Xiaoqiang. DMR: An Out-of-Order Superscalar General-Purpose CPU Core Based on RISC-V[J]. Journal of Computer Research and Development, 2021, 58(6): 1230-1233. DOI: 10.7544/issn1000-1239.2021.20210176
    Citation: Sun Caixia, Zheng Zhong, Deng Quan, Sui Bingcai, Wang Yongwen, Ni Xiaoqiang. DMR: An Out-of-Order Superscalar General-Purpose CPU Core Based on RISC-V[J]. Journal of Computer Research and Development, 2021, 58(6): 1230-1233. DOI: 10.7544/issn1000-1239.2021.20210176

    DMR: 兼容RISC-V架构的乱序超标量通用处理器核

    DMR: An Out-of-Order Superscalar General-Purpose CPU Core Based on RISC-V

    • 摘要: DMR是由国防科技大学计算机学院自研的一款兼容RISC-V架构的乱序超标量通用处理器核,支持用户态(user-mode)、特权态(supervisor-mode)和机器态(machine-mode)三种特权级模式,兼容RV64G指令集规范,并进行了自定义向量扩展,虚存系统支持Sv39和Sv48,物理地址为44b.DMR的单周期整数流水线为12级,指令乱序发射、顺序提交,指令发射宽度为4,实现了多个分布式调度队列,每拍最多可乱序调度9条指令执行.DMR采用覆盖率驱动的多层次、多平台的功能验证方法,已经在FPGA原型系统下成功启动Linux OS,CoreMark分数为5.12MHz,在14nm工艺下主频可达到2GHz.

       

      Abstract: DMR is a RISC-V based out-of-order superscalar general-purpose CPU core from the College of Computer Science and Technology, National University of Defense Technology. Three privilege levels, user-mode, supervisor-mode and machine-mode, are all supported, and the standard RISC-V RV64G instruction set is implemented. In addition, custom vector instructions are extended in DMR. Sv39 and Sv48 are supported for the virtual-memory system, and the size of physical address is 44-bit. The pipeline for single-cycle integer instructions is 12-stage in all. All instructions are executed out of program order and committed in program order. More than four instructions can be issued per cycle. Distributed schedule queues are used and at most 9 instructions can be out-of-order scheduled for executions in one cycle. Multi-layer, multi-platform functional verification method driven by functional coverage is used, and Linux OS is already booted on FPGA prototype system. DMR reaches 5.12CoreMarkMHz and targets 2GHz clock speed in 14nm technology.

       

    /

    返回文章
    返回