高级检索
    王 旭 张 岩 权进国. 一种伪流水线型椭圆曲线双标量乘法的FPGA实现与验证[J]. 计算机研究与发展, 2011, 48(12): 2212-2218.
    引用本文: 王 旭 张 岩 权进国. 一种伪流水线型椭圆曲线双标量乘法的FPGA实现与验证[J]. 计算机研究与发展, 2011, 48(12): 2212-2218.
    Wang Xu, Zhang Yan, and Quan Jinguo. FPGA Implementation and Verification of a Pseudo-Pipelined VLSI Architecture of Two Elliptic Curve Scalar Multiplications[J]. Journal of Computer Research and Development, 2011, 48(12): 2212-2218.
    Citation: Wang Xu, Zhang Yan, and Quan Jinguo. FPGA Implementation and Verification of a Pseudo-Pipelined VLSI Architecture of Two Elliptic Curve Scalar Multiplications[J]. Journal of Computer Research and Development, 2011, 48(12): 2212-2218.

    一种伪流水线型椭圆曲线双标量乘法的FPGA实现与验证

    FPGA Implementation and Verification of a Pseudo-Pipelined VLSI Architecture of Two Elliptic Curve Scalar Multiplications

    • 摘要: 一些重要的椭圆曲线密码算法需要计算两个输入无关的椭圆曲线标量乘法,以缩短这些算法的计算时间为目的,提出了一种伪流水线型椭圆曲线双标量乘法VLSI体系结构.并对该结构在GF(2163)上对进行FPGA实现与验证.针对此结构还设计了一种字长为w的伪流水线型字串行GF(2m)乘法器.结果显示,该系统可以在较高的时钟频率下使用约4m/w(m-1)个时钟周期数完成输入无关的双椭圆曲线标量乘法计算.和近期其他文献的结果比较,这种VLSI结构计算双椭圆曲线标量乘法使用时钟周期数最少,性能最高.

       

      Abstract: Two elliptic curve scalar multiplications with independent input are used in some important elliptic curve cryptography algorithms. In order to reduce the execution time of these algorithms, a pseudo-pipelined VLSI architecture of two elliptic curve scalar multiplications over binary finite field GF (2m) is proposed. The proposed architecture is implemented on FPGA board and verified by a systematic verification environment. A pseudo-pipelined word-serial finite field multiplier, with word size w, suitable for the two elliptic curve scalar multiplications is also developed. Implemented in hardware, this system performs two elliptic curve scalar multiplications in approximately 4m/w(m-1) clock cycles. Compared with other architectures proposed recently, it is shown that the computation time for elliptic curve scalar multiplication is the shortest by using our proposed VLSI architecture.

       

    /

    返回文章
    返回