Advanced Search
    Liu Ke, Cai Xiaojun, Zhang Zhiyong, Zhao Mengying, Jia Zhiping. Design and Verification of NVM Control Architecture Based on High-Performance SOC FPGA Array[J]. Journal of Computer Research and Development, 2018, 55(2): 265-272. DOI: 10.7544/issn1000-1239.2018.20170695
    Citation: Liu Ke, Cai Xiaojun, Zhang Zhiyong, Zhao Mengying, Jia Zhiping. Design and Verification of NVM Control Architecture Based on High-Performance SOC FPGA Array[J]. Journal of Computer Research and Development, 2018, 55(2): 265-272. DOI: 10.7544/issn1000-1239.2018.20170695

    Design and Verification of NVM Control Architecture Based on High-Performance SOC FPGA Array

    • Emerging non-volatile memory (NVM) technologies are getting mature with lower latency and higher bandwidth. In the future, these new technologies show the potentials that not only replace the DRAM as the main memory but also serve in the external memory storage. Meanwhile, designing an efficient memory system has become popular in both the academic world and the industrial world. In this paper, we describe a high-performance NVM verification architecture based on the array of SOC FPGAs. Within the architecture, multiple levels of FPGAs are employed to connect many NVMs. Based on the architecture, we propose a novel master-slave NVM controller and then design a hardware prototype accordingly. The experiment results running on this prototype show that the architecture can not only test the performance of the homogenous NVM groups, but also verify the management scheme of hybrid NVM arrays. Moreover, the high performance of MRAM shows that MRAM has the potential to serve in both cache and main memory.
    • loading

    Catalog

      Turn off MathJax
      Article Contents

      /

      DownLoad:  Full-Size Img  PowerPoint
      Return
      Return