• 中国精品科技期刊
  • CCF推荐A类中文期刊
  • 计算领域高质量科技期刊T1类
Advanced Search
Guo Meng, Jian Fangjun, Zhang Qin, Xu Bin, Wang Zhensong, Han Chengde. FPGA-Based Real-Time Imaging System for Spaceborne SAR[J]. Journal of Computer Research and Development, 2007, 44(3).
Citation: Guo Meng, Jian Fangjun, Zhang Qin, Xu Bin, Wang Zhensong, Han Chengde. FPGA-Based Real-Time Imaging System for Spaceborne SAR[J]. Journal of Computer Research and Development, 2007, 44(3).

FPGA-Based Real-Time Imaging System for Spaceborne SAR

More Information
  • Published Date: March 14, 2007
  • With the rapid development pace of the SAR (synthetic aperture RADAR, SAR) missions, the demands for high data bandwidth of the satellite downlink are required. Reducing the data volume is the necessary task for the SAR missions. On-board SAR image processing has been one of the methods for effective reduction in data volume, since the SAR image data can be compressed much more easily than the SAR raw data. In recent years, FPGA-based real-time imaging for spaceborne SAR is an active research field. The goal of this research work is to design an FPGA-based system which can implement the real-time spaceborne SAR image processing. The parameters of spaceborne SAR are studied. Then a novel high-performance scalable architecture is proposed, which maps the CS (chirp scaling, CS) algorithm to the hardware system, through the analysis of the performance requirements and algorithm specifications. The prototype system implementation and functional verification are also presented. Experiment results show that with one signal processing unit that works at 50MHz, the system can process 512MB SAR raw data within about 11 seconds. The system has attractive merits on high performance and low mass, and is an excellent candidate for the real-time on-board SAR image processing system.
  • Related Articles

    [1]Zhang Qiang, Yang Jibin, Zhang Xiongwei, Cao Tieyong, Zheng Changyan. CS-Softmax: A Cosine Similarity-Based Softmax Loss Function[J]. Journal of Computer Research and Development, 2022, 59(4): 936-949. DOI: 10.7544/issn1000-1239.20200879
    [2]Li Junnan, Yang Xiangrui, Sun Zhigang. DrawerPipe: A Reconfigurable Packet Processing Pipeline for FPGA[J]. Journal of Computer Research and Development, 2018, 55(4): 717-728. DOI: 10.7544/issn1000-1239.2018.20170927
    [3]Lu Ye, Chen Yao, Li Tao, Cai Ruichu, Gong Xiaoli. Convolutional Neural Network Construction Method for Embedded FPGAs Oriented Edge Computing[J]. Journal of Computer Research and Development, 2018, 55(3): 551-562. DOI: 10.7544/issn1000-1239.2018.20170715
    [4]Xu Jianbo, Long Jing, and Peng Li. A High-Capability Scattered IP Watermarking Algorithm in FPGA Design[J]. Journal of Computer Research and Development, 2013, 50(11): 2389-2396.
    [5]Xia Fei, Dou Yong, Xu Jiaqing, Zhang Yang. Fine-Grained Parallel Zuker Algorithm Accelerator with Storage Optimization on FPGA[J]. Journal of Computer Research and Development, 2011, 48(4): 709-719.
    [6]He Yi, Ren Ju, Wen Mei, Yang Qianming, Wu Nan, Zhang Chunyuan, and Guo Min. Research on FPGA-Based Paging-Simulation Model for SIMD Architecture[J]. Journal of Computer Research and Development, 2011, 48(1): 9-18.
    [7]Wang Jiandong, Zhu Chao, Xie Yingke, Han Chengde, Zhao Zili. FPGA-Based Parallel Real-Time System for 10Gbps Traffic Processing[J]. Journal of Computer Research and Development, 2009, 46(2): 177-185.
    [8]Chen Jing, Jiang Junjie, Duncan S. Wong, Deng Xiaotie, Wang Dongsheng. High Performance Architecture for Elliptic Curve Scalar Multiplication Based on FPGA[J]. Journal of Computer Research and Development, 2008, 45(11): 1947-1954.
    [9]Hao Zhiquan, Wang Zhensong, Liu Bo. Research on Real-Time Realizing PGA Algorithm in FPGA[J]. Journal of Computer Research and Development, 2008, 45(2): 342-347.
    [10]Mou Shengmei and Yang Xiaodong. Design and Implementation of an Improved FPGA-Based 32-Bit Logarithmic Converter[J]. Journal of Computer Research and Development, 2007, 44(7): 1252-1258.

Catalog

    Article views (387) PDF downloads (540) Cited by()

    /

    DownLoad:  Full-Size Img  PowerPoint
    Return
    Return